diff options
author | Jim Quinlan <[email protected]> | 2024-08-15 18:57:23 -0400 |
---|---|---|
committer | Krzysztof Wilczyński <[email protected]> | 2024-09-07 16:35:47 +0000 |
commit | ae6476c6de187bea90c729e3e0188143300fa671 (patch) | |
tree | 00c82e03b62378c0fb214daa35088d64381b45eb /scripts/generate_rust_analyzer.py | |
parent | e1c88956e200e225f2712de4b5e2be923cf559fc (diff) |
PCI: brcmstb: Refactor for chips with many regular inbound windows
Provide support for new chips with multiple inbound windows while
keeping the legacy support for the older chips.
In existing chips there are three inbound windows with fixed purposes:
the first was for mapping SoC internal registers, the second was for
memory, and the third was for memory but with the endian swapped.
Typically, only one window was used.
Complicating the inbound window usage was the fact that the PCIe HW
would do a baroque internal mapping of system memory, and concatenate
the regions of multiple memory controllers.
Newer chips such as the 7712 and Cable Modem SoCs take a step forward
and drop the internal mapping while providing for multiple inbound
windows. This works in concert with the dma-ranges property, where each
provided range becomes an inbound window.
Link: https://lore.kernel.org/linux-pci/[email protected]
Co-developed-by: Riyan Dhiman <[email protected]>
Signed-off-by: Riyan Dhiman <[email protected]>
Signed-off-by: Jim Quinlan <[email protected]>
[kwilczynski: commit log, wrap code comments to 80 columns]
Signed-off-by: Krzysztof Wilczyński <[email protected]>
Reviewed-by: Florian Fainelli <[email protected]>
Reviewed-by: Stanimir Varbanov <[email protected]>
Acked-by: Manivannan Sadhasivam <[email protected]>
Diffstat (limited to 'scripts/generate_rust_analyzer.py')
0 files changed, 0 insertions, 0 deletions