aboutsummaryrefslogtreecommitdiff
path: root/lib/test_fortify/write_overflow-strncpy-src.c
diff options
context:
space:
mode:
authorAlibek Omarov <[email protected]>2023-06-14 16:47:50 +0300
committerHeiko Stuebner <[email protected]>2023-07-10 12:11:26 +0200
commitdafebd0f9a4f56b10d7fbda0bff1f540d16a2ea4 (patch)
tree80b4c0498d2d95352b0efc34e7b4096ff48ecc73 /lib/test_fortify/write_overflow-strncpy-src.c
parent7f890a885f9a226ae1309b967d4e6fac933610db (diff)
clk: rockchip: rk3568: Fix PLL rate setting for 78.75MHz
PLL rate on RK356x is calculated through the simple formula: ((24000000 / _refdiv) * _fbdiv) / (_postdiv1 * _postdiv2) The PLL rate setting for 78.75MHz seems to be copied from 96MHz so this patch fixes it and configures it properly. Signed-off-by: Alibek Omarov <[email protected]> Fixes: 842f4cb72639 ("clk: rockchip: Add more PLL rates for rk3568") Reviewed-by: Sascha Hauer <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Heiko Stuebner <[email protected]>
Diffstat (limited to 'lib/test_fortify/write_overflow-strncpy-src.c')
0 files changed, 0 insertions, 0 deletions