index
:
blaster4385/linux-IllusionX
main
v6.12.1
v6.12.10
v6.13
Linux kernel with personal config changes for arch linux
Blaster4385
about
summary
refs
log
tree
commit
diff
log msg
author
committer
range
path:
root
/
drivers
/
cxl
/
core
/
pci.c
Age
Commit message (
Expand
)
Author
Files
Lines
2024-08-09
cxl/pci: Get AER capability address from RCRB only for RCH dport
Li Ming
1
-4
/
+6
2024-07-17
cxl/core/pci: Move reading of control register to immediately before usage
Foryun Ma
1
-4
/
+4
2024-05-08
cxl: Add post-reset warning if reset results in loss of previously committed ...
Dave Jiang
1
-0
/
+29
2024-05-08
PCI/CXL: Move CXL Vendor ID to pci_ids.h
Dave Jiang
1
-3
/
+3
2024-03-13
lib/firmware_table: Provide buffer length argument to cdat_table_parse()
Robert Richter
1
-1
/
+7
2024-03-12
cxl/pci: Get rid of pointer arithmetic reading CDAT table
Robert Richter
1
-36
/
+41
2024-03-12
cxl/pci: Rename DOE mailbox handle to doe_mb
Robert Richter
1
-10
/
+10
2024-02-16
cxl/pci: Fix disabling memory if DVSEC CXL Range does not match a CFMWS window
Robert Richter
1
-3
/
+3
2024-01-29
cxl/pci: Skip to handle RAS errors if CXL.mem device is detached
Li Ming
1
-12
/
+31
2023-12-22
cxl: Calculate and store PCI link latency for the downstream ports
Dave Jiang
1
-0
/
+36
2023-12-08
cxl/cdat: Free correct buffer on checksum error
Ira Weiny
1
-7
/
+6
2023-11-02
cxl/pci: Change CXL AER support check to use native AER
Terry Bowman
1
-2
/
+2
2023-10-31
Merge branch 'for-6.7/cxl-qtg' into cxl/next
Dan Williams
1
-12
/
+40
2023-10-27
cxl: Add support for reading CXL switch CDAT table
Dave Jiang
1
-5
/
+17
2023-10-27
cxl: Add checksum verification to CDAT from CXL
Dave Jiang
1
-7
/
+23
2023-10-27
cxl/pci: Disable root port interrupts in RCH mode
Terry Bowman
1
-0
/
+32
2023-10-27
cxl/pci: Add RCH downstream port error logging
Terry Bowman
1
-0
/
+96
2023-10-27
cxl/pci: Map RCH downstream AER registers for logging protocol errors
Terry Bowman
1
-0
/
+36
2023-10-27
cxl/pci: Update CXL error logging to use RAS register address
Terry Bowman
1
-13
/
+31
2023-10-27
cxl/pci: Add RCH downstream port AER register discovery
Robert Richter
1
-0
/
+15
2023-06-25
Merge branch 'for-6.5/cxl-rch-eh' into for-6.5/cxl
Dan Williams
1
-2
/
+2
2023-06-25
Revert "cxl/port: Enable the HDM decoder capability for switch ports"
Dan Williams
1
-23
/
+4
2023-06-25
cxl: Rename 'uport' to 'uport_dev'
Dan Williams
1
-2
/
+2
2023-05-18
cxl: Wait Memory_Info_Valid before access memory related info
Dave Jiang
1
-9
/
+76
2023-05-18
cxl/port: Enable the HDM decoder capability for switch ports
Dan Williams
1
-4
/
+23
2023-05-13
cxl: Add missing return to cdat read error path
Dave Jiang
1
-0
/
+1
2023-04-22
cxl/port: Fix port to pci device assumptions in read_cdat_data()
Dan Williams
1
-6
/
+7
2023-04-18
cxl/pci: Rightsize CDAT response allocation
Lukas Wunner
1
-17
/
+19
2023-04-18
cxl/pci: Simplify CDAT retrieval error path
Dave Jiang
1
-11
/
+12
2023-04-18
cxl/pci: Use CDAT DOE mailbox created by PCI core
Lukas Wunner
1
-22
/
+5
2023-04-18
cxl/pci: Use synchronous API for DOE
Lukas Wunner
1
-44
/
+22
2023-04-03
cxl/pci: Handle excessive CDAT length
Lukas Wunner
1
-0
/
+3
2023-04-03
cxl/pci: Handle truncated CDAT entries
Lukas Wunner
1
-4
/
+9
2023-04-03
cxl/pci: Handle truncated CDAT header
Lukas Wunner
1
-1
/
+1
2023-03-21
cxl/pci: Fix CDAT retrieval on big endian
Lukas Wunner
1
-13
/
+13
2023-02-16
Merge branch 'for-6.3/cxl-events' into cxl/next
Dan Williams
1
-6
/
+2
2023-02-16
cxl/trace: Standardize device information output
Ira Weiny
1
-6
/
+2
2023-02-14
Merge branch 'for-6.3/cxl-rr-emu' into cxl/next
Dan Williams
1
-107
/
+93
2023-02-14
cxl/pci: Remove locked check for dvsec_range_allowed()
Dave Jiang
1
-2
/
+0
2023-02-14
cxl/hdm: Create emulated cxl_hdm for devices that do not have HDM decoders
Dave Jiang
1
-3
/
+6
2023-02-14
cxl/hdm: Emulate HDM decoder from DVSEC range registers
Dave Jiang
1
-1
/
+1
2023-02-14
cxl/pci: Refactor cxl_hdm_decode_init()
Dave Jiang
1
-81
/
+54
2023-02-14
cxl/port: Export cxl_dvsec_rr_decode() to cxl_port
Dave Jiang
1
-11
/
+7
2023-02-14
cxl/pci: Break out range register decoding from cxl_hdm_decode_init()
Dave Jiang
1
-24
/
+40
2023-02-10
Merge branch 'for-6.3/cxl-ram-region' into cxl/next
Dan Williams
1
-5
/
+0
2023-02-10
kernel/range: Uplevel the cxl subsystem's range_contains() helper
Dan Williams
1
-5
/
+0
2023-02-07
Merge branch 'for-6.3/cxl' into cxl/next
Dan Williams
1
-0
/
+115
2023-01-04
cxl/pci: Move tracepoint definitions to drivers/cxl/core/
Dan Williams
1
-0
/
+112
2022-12-05
Merge branch 'for-6.2/cxl-aer' into for-6.2/cxl
Dan Williams
1
-2
/
+1
2022-12-03
cxl/core/regs: Make cxl_map_{component, device}_regs() device generic
Dan Williams
1
-2
/
+1
[next]