diff options
Diffstat (limited to 'drivers/gpu/drm/amd/display/dc/inc/hw')
5 files changed, 2 insertions, 10 deletions
| diff --git a/drivers/gpu/drm/amd/display/dc/inc/hw/dccg.h b/drivers/gpu/drm/amd/display/dc/inc/hw/dccg.h index c940fdfda144..b2fa4de47734 100644 --- a/drivers/gpu/drm/amd/display/dc/inc/hw/dccg.h +++ b/drivers/gpu/drm/amd/display/dc/inc/hw/dccg.h @@ -79,7 +79,7 @@ struct dccg_funcs {  	void (*otg_drop_pixel)(struct dccg *dccg,  			uint32_t otg_inst);  	void (*dccg_init)(struct dccg *dccg); -#if defined(CONFIG_DRM_AMD_DC_DCN) +  	void (*set_dpstreamclk)(  			struct dccg *dccg,  			enum hdmistreamclk_source src, @@ -102,7 +102,7 @@ struct dccg_funcs {  	void (*disable_symclk32_le)(  			struct dccg *dccg,  			int hpo_le_inst); -#endif +  	void (*set_physymclk)(  			struct dccg *dccg,  			int phy_inst, diff --git a/drivers/gpu/drm/amd/display/dc/inc/hw/hw_shared.h b/drivers/gpu/drm/amd/display/dc/inc/hw/hw_shared.h index 10ecbc667ffa..d89bd55f110f 100644 --- a/drivers/gpu/drm/amd/display/dc/inc/hw/hw_shared.h +++ b/drivers/gpu/drm/amd/display/dc/inc/hw/hw_shared.h @@ -38,10 +38,8 @@  #define MAX_PIPES 6  #define MAX_DIG_LINK_ENCODERS 7  #define MAX_DWB_PIPES	1 -#if defined(CONFIG_DRM_AMD_DC_DCN)  #define MAX_HPO_DP2_ENCODERS	4  #define MAX_HPO_DP2_LINK_ENCODERS	2 -#endif  struct gamma_curve {  	uint32_t offset; diff --git a/drivers/gpu/drm/amd/display/dc/inc/hw/link_encoder.h b/drivers/gpu/drm/amd/display/dc/inc/hw/link_encoder.h index 2ce15cd10d80..101444c6f145 100644 --- a/drivers/gpu/drm/amd/display/dc/inc/hw/link_encoder.h +++ b/drivers/gpu/drm/amd/display/dc/inc/hw/link_encoder.h @@ -220,7 +220,6 @@ enum link_enc_cfg_mode {  	LINK_ENC_CFG_TRANSIENT /* During commit state - use state to be committed. */  }; -#if defined(CONFIG_DRM_AMD_DC_DCN)  enum dp2_link_mode {  	DP2_LINK_TRAINING_TPS1,  	DP2_LINK_TRAINING_TPS2, @@ -306,6 +305,5 @@ struct hpo_dp_link_encoder_funcs {  		const struct dc_link_settings *link_settings,  		uint8_t ffe_preset);  }; -#endif  #endif /* LINK_ENCODER_H_ */ diff --git a/drivers/gpu/drm/amd/display/dc/inc/hw/stream_encoder.h b/drivers/gpu/drm/amd/display/dc/inc/hw/stream_encoder.h index 073f8b667eff..d9a3a204cc23 100644 --- a/drivers/gpu/drm/amd/display/dc/inc/hw/stream_encoder.h +++ b/drivers/gpu/drm/amd/display/dc/inc/hw/stream_encoder.h @@ -249,7 +249,6 @@ struct stream_encoder_funcs {  		struct stream_encoder *enc);  }; -#if defined(CONFIG_DRM_AMD_DC_DCN)  struct hpo_dp_stream_encoder_state {  	uint32_t stream_enc_enabled;  	uint32_t vid_stream_enabled; @@ -329,6 +328,5 @@ struct hpo_dp_stream_encoder_funcs {  			struct hpo_dp_stream_encoder *enc,  			struct hpo_dp_stream_encoder_state *state);  }; -#endif  #endif /* STREAM_ENCODER_H_ */ diff --git a/drivers/gpu/drm/amd/display/dc/inc/hw/timing_generator.h b/drivers/gpu/drm/amd/display/dc/inc/hw/timing_generator.h index c29320b3855d..59a704781e34 100644 --- a/drivers/gpu/drm/amd/display/dc/inc/hw/timing_generator.h +++ b/drivers/gpu/drm/amd/display/dc/inc/hw/timing_generator.h @@ -100,9 +100,7 @@ enum crc_selection {  enum otg_out_mux_dest {  	OUT_MUX_DIO = 0, -#if defined(CONFIG_DRM_AMD_DC_DCN)  	OUT_MUX_HPO_DP = 2, -#endif  };  enum h_timing_div_mode { |