aboutsummaryrefslogtreecommitdiff
path: root/tools/testing/selftests/net/lib/py/utils.py
diff options
context:
space:
mode:
authorJane Jian <[email protected]>2024-06-25 19:37:43 +0800
committerAlex Deucher <[email protected]>2024-06-27 17:33:27 -0400
commitb17eecc08fba0c1d256f9a78fe13e5e568fe7081 (patch)
tree19c69db248dab7dd0f121cf166574dc85a31d83b /tools/testing/selftests/net/lib/py/utils.py
parentad89e904e3aaa93628785546034ec77f3100cf79 (diff)
drm/amdgpu: normalize registers as local xcc to read/write in gfx_v9_4_3
[WHY] sriov has the higher bit violation when flushing tlb [HOW] normalize the registers to keep lower 16-bit(dword aligned) to aviod higher bit violation RLCG will mask xcd out and always assume it's accessing its own xcd v2 add check in wait mem that only do the normalization on regspace Signed-off-by: Jane Jian <[email protected]> Reviewed-by: Lijo Lazar <[email protected]> Acked-by: Christian König <[email protected]> Acked-by: Yiqing Yao <[email protected]> Signed-off-by: Alex Deucher <[email protected]>
Diffstat (limited to 'tools/testing/selftests/net/lib/py/utils.py')
0 files changed, 0 insertions, 0 deletions