aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/util/trace-event-scripting.c
diff options
context:
space:
mode:
authorJunzhi Zhao <[email protected]>2016-09-29 11:02:15 +0800
committerCK Hu <[email protected]>2016-10-19 09:07:08 +0800
commit0d2200794f0a2c1ebb3b6613842914d8ce4b67f9 (patch)
treee872f270f260e84c4cacde3e93a957708f9f274d /tools/perf/util/trace-event-scripting.c
parent968253bd7caae5621f6806dd5055353fe33d366e (diff)
drm/mediatek: modify the factor to make the pll_rate set in the 1G-2G range
Currently, the code sets the "pll" to the desired multiple of the pixel clock manully(4*3m 8*3,etc). The valid range of the pll is 1G-2G, however, when the pixel clock is bigger than 167MHz, the "pll" will be set to a invalid value( > 2G), then the "pll" will be 2GHz, thus the pixel clock will be in correct. Change the factor to make the "pll" be set in the (1G, 2G) range. Signed-off-by: Junzhi Zhao <[email protected]> Signed-off-by: Bibby Hsieh <[email protected]>
Diffstat (limited to 'tools/perf/util/trace-event-scripting.c')
0 files changed, 0 insertions, 0 deletions