diff options
author | Andre Przywara <[email protected]> | 2021-01-06 14:32:46 +0000 |
---|---|---|
committer | Maxime Ripard <[email protected]> | 2021-01-06 17:51:23 +0100 |
commit | 756650820abd4770c4200763505b634a3c04e05e (patch) | |
tree | 7b59b3a8c0fb7de9b179cefb7a88c4a53e6f3df7 /tools/perf/util/scripting-engines/trace-event-python.c | |
parent | 0482a4e6de19bcfc3729dcc13b7b6dde03375bdb (diff) |
clk: sunxi-ng: h6: Fix CEC clock
The CEC clock on the H6 SoC is a bit special, since it uses a fixed
pre-dividier for one source clock (the PLL), but conveys the other clock
(32K OSC) directly.
We are using a fixed predivider array for that, but fail to use the right
flag to actually activate that.
Fixes: 524353ea480b ("clk: sunxi-ng: add support for the Allwinner H6 CCU")
Reported-by: Jernej Skrabec <[email protected]>
Signed-off-by: Andre Przywara <[email protected]>
Acked-by: Chen-Yu Tsai <[email protected]>
Signed-off-by: Maxime Ripard <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Diffstat (limited to 'tools/perf/util/scripting-engines/trace-event-python.c')
0 files changed, 0 insertions, 0 deletions