diff options
author | Aravind Gopalakrishnan <[email protected]> | 2016-01-25 20:41:51 +0100 |
---|---|---|
committer | Ingo Molnar <[email protected]> | 2016-02-01 10:53:57 +0100 |
commit | f57a1f3c14b9182f1fea667f5a38a1094699db7c (patch) | |
tree | e5d2ccfac61136ce12868f37eb8837bbb5682ee6 /tools/perf/scripts/python | |
parent | 60f116fca162d9488f783f5014779463243ab7a2 (diff) |
x86/mce/AMD: Fix LVT offset configuration for thresholding
For processor families with the Scalable MCA feature, the LVT
offset for threshold interrupts is configured only in MSR
0xC0000410 and not in each per bank MISC register as was done in
earlier families.
Obtain the LVT offset from the correct MSR for those families.
Signed-off-by: Aravind Gopalakrishnan <[email protected]>
Signed-off-by: Borislav Petkov <[email protected]>
Cc: Borislav Petkov <[email protected]>
Cc: Linus Torvalds <[email protected]>
Cc: Peter Zijlstra <[email protected]>
Cc: Thomas Gleixner <[email protected]>
Cc: Tony Luck <[email protected]>
Cc: linux-edac <[email protected]>
Link: http://lkml.kernel.org/r/[email protected]
Signed-off-by: Ingo Molnar <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions