aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python
diff options
context:
space:
mode:
authorTomasz Figa <[email protected]>2013-08-26 19:09:10 +0200
committerMike Turquette <[email protected]>2013-09-06 13:34:01 -0700
commitefb19a85cb0b44c06ed5ff7c397341ab852148e5 (patch)
tree8d16afce3f44f1d79057726bcfb5c4af99d82edd /tools/perf/scripts/python
parent5fadfc7ed37efe272983639f0d2f8c801303e796 (diff)
clk: samsung: exynos4: Register PLL rate tables for Exynos4x12
This patch adds rate tables for PLLs that can be reconfigured at runtime for Exynos4x12 SoCs. Provided tables contain PLL coefficients for input clock of 24 MHz and so are registered only in this case. MPLL does not need runtime reconfiguration and so table for it is not provided. Signed-off-by: Tomasz Figa <[email protected]> Signed-off-by: Kyungmin Park <[email protected]> Reviewed-by: Sylwester Nawrocki <[email protected]> Signed-off-by: Mike Turquette <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions