aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python
diff options
context:
space:
mode:
authorJerome Brunet <jbrunet@baylibre.com>2019-10-02 11:15:28 +0200
committerJerome Brunet <jbrunet@baylibre.com>2019-10-08 09:29:23 +0200
commitcf52db456fd02dc7a145a4f181c8490a1dfa26d9 (patch)
treef39b1ae5b0ae07f3ae8601565b7bb8db4f337028 /tools/perf/scripts/python
parent8ff93f2832492c5f290f7dd8d43ee66c7f8d997f (diff)
clk: meson: axg-audio: provide clk top signal name
The peripheral clock on the sm1 goes through some muxes and dividers before reaching the audio gates. To model that, without repeating our self too much, the "top" clock signal is introduced and will serve as a the parent of the gates. On the axg and g12a, the top clock is just a pass-through to the audio peripheral clock provided by the main controller. Reviewed-by: Neil Armstrong <narmstrong@baylibre.com> Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions