aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python
diff options
context:
space:
mode:
authorAxel Lin <[email protected]>2011-10-24 11:32:41 +0800
committerMark Brown <[email protected]>2011-10-24 14:09:42 +0200
commit49fa4d9b5aeafb985abe8cb8cdf6432690c49ad3 (patch)
tree4c3aee893aa2818d83a1ff5f9691b5749b9cb1b9 /tools/perf/scripts/python
parent753ddf52153b60be924109df3bebab0cd60b3297 (diff)
ASoC: wm8940: Fix setting PLL Output clock division ratio
According to the datasheet: The PLL Output clock division ratio is controlled by BIT[5:4] of WM8940_GPIO register(08h). Current code read/write the WM8940_ADDCNTRL(07h) register which is wrong. Signed-off-by: Axel Lin <[email protected]> Acked-by: Liam Girdwood <[email protected]> Signed-off-by: Mark Brown <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions