diff options
| author | Nicholas Kazlauskas <[email protected]> | 2018-09-12 08:55:42 -0400 |
|---|---|---|
| committer | Alex Deucher <[email protected]> | 2018-09-26 21:09:08 -0500 |
| commit | 481f576c6c21bf0446eaa23623ef0262e9a5387c (patch) | |
| tree | c5785604cb2828ac2ba91210ca08785f2ffca5af /tools/perf/scripts/python | |
| parent | 30049754ab7c4b6148dd3cd64af7d54850604582 (diff) | |
drm/amd/display: Raise dispclk value for dce120 by 15%
[Why]
The DISPCLK value was previously requested to be 15% higher for all
ASICs that went through the dce110 bandwidth code path. As part of a
refactoring of dce_clocks and the dce110 set bandwidth codepath this
was removed for power saving considerations.
That change caused display corruption under certain hardware
configurations with Vega10.
[How]
The 15% DISPCLK increase is brought back but only on dce110 for now.
This is should be a temporary workaround until the root cause is sorted
out for why this occurs on Vega (or other ASICs, if reported).
Tested-by: Nick Sarnie <[email protected]>
Signed-off-by: Nicholas Kazlauskas <[email protected]>
Reviewed-by: Harry Wentland <[email protected]>
Acked-by: Bhawanpreet Lakha <[email protected]>
Signed-off-by: Alex Deucher <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions