aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python
diff options
context:
space:
mode:
authorSiddharth Vadapalli <[email protected]>2024-05-02 14:39:59 +0530
committerVignesh Raghavendra <[email protected]>2024-06-12 21:31:26 +0530
commit01bd39357b70ed41fb52b26c7e5b42de328fcdd4 (patch)
tree4b775e2952665a65ae2d58c09ecfcc1740d0cc7a /tools/perf/scripts/python
parent674a20618b0de1afb62622b5051a5371117a1bfd (diff)
arm64: dts: ti: k3-j784s4-main: Add CPSW2G and CPSW9G nodes
J784S4 SoC has MAIN CPSW2G and CPSW9G instances of the CPSW Ethernet Switch. CPSW2G has 1 external port and 1 host port while CPSW9G has 8 external ports and 1 host port. Add device-tree nodes for MAIN CPSW2G and CPSW9G and disable them by default. MAIN CPSW2G will be enabled in the board file while device-tree overlays will be used to enable CPSW9G. Signed-off-by: Siddharth Vadapalli <[email protected]> Signed-off-by: Chintan Vankar <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Vignesh Raghavendra <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python')
0 files changed, 0 insertions, 0 deletions