diff options
| author | jianzh <[email protected]> | 2020-02-21 14:28:12 +0800 |
|---|---|---|
| committer | Alex Deucher <[email protected]> | 2020-03-05 00:32:23 -0500 |
| commit | e7429606bb6ad846cfa4f3dd26a328b1d3e76a54 (patch) | |
| tree | 6dfa8a60c22bdbe89fbee310d00d44ce2d50391e /tools/perf/scripts/python/syscall-counts-by-pid.py | |
| parent | 781345f9ef03cbdc7720897b6b2aa7dfe7ec69ac (diff) | |
drm/amdgpu/sriov: Use VF-accessible register for gpu_clock_count
Navi12 VK CTS subtest timestamp.calibrated.dev_domain_test failed
because mmRLC_CAPTURE_GPU_CLOCK_COUNT register cannot be
written in VF due to security policy.
Solution: use a VF-accessible timestamp register pair
mmGOLDEN_TSC_COUNT_LOWER/UPPER for SRIOV case.
v2: according to Deucher Alexander's advice, switch to
mmGOLDEN_TSC_COUNT_LOWER/UPPER for both bare metal and SRIOV.
Signed-off-by: jianzh <[email protected]>
Reviewed-by: Monk Liu <[email protected]>
Signed-off-by: Alex Deucher <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/syscall-counts-by-pid.py')
0 files changed, 0 insertions, 0 deletions