diff options
| author | Suzuki K Poulose <[email protected]> | 2017-08-02 10:22:13 -0600 |
|---|---|---|
| committer | Greg Kroah-Hartman <[email protected]> | 2017-08-28 16:05:49 +0200 |
| commit | ff11f5bc5a42f2cfc9705481eedf1b4d470ade2c (patch) | |
| tree | a3d15c9886f66e0d152c5ca60c4546a019e29aab /tools/perf/scripts/python/stackcollapse.py | |
| parent | 2e21934568c0f9fcd2e01060007506a74d49152b (diff) | |
coresight tmc etr: Detect address width at runtime
TMC in Coresight SoC-600 advertises the AXI address width
in the device configuration register.
Bit 16 - AXIAW_VALID
0 - AXI Address Width not valid
1 - Valid AXI Address width in Bits[23-17]
Bits [23-17] - AXIAW. If AXIAW_VALID = b01 then
0x20 - 32bit AXI address bus
0x28 - 40bit AXI address bus
0x2c - 44bit AXI address bus
0x30 - 48bit AXI address bus
0x34 - 52bit AXI address bus
Use the address bits from the device configuration register, if
available. Otherwise, default to 40bit.
Cc: Mathieu Poirier <[email protected]>
Cc: Robin Murphy <[email protected]>
Signed-off-by: Suzuki K Poulose <[email protected]>
Signed-off-by: Mathieu Poirier <[email protected]>
Signed-off-by: Greg Kroah-Hartman <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/stackcollapse.py')
0 files changed, 0 insertions, 0 deletions