diff options
author | Jim Bride <jim.bride@linux.intel.com> | 2015-05-27 10:21:48 -0700 |
---|---|---|
committer | Jani Nikula <jani.nikula@intel.com> | 2015-06-01 10:55:51 +0300 |
commit | e058c945e03a629c99606452a6931f632dd28903 (patch) | |
tree | 8634b8c8419493e9c0861b364ecb2403da91c668 /tools/perf/scripts/python/net_dropmonitor.py | |
parent | c65b99f046843d2455aa231747b5a07a999a9f3d (diff) |
drm/i915/hsw: Fix workaround for server AUX channel clock divisor
According to the HSW b-spec we need to try clock divisors of 63
and 72, each 3 or more times, when attempting DP AUX channel
communication on a server chipset. This actually wasn't happening
due to a short-circuit that only checked the DP_AUX_CH_CTL_DONE bit
in status rather than checking that the operation was done and
that DP_AUX_CH_CTL_TIME_OUT_ERROR was not set.
[v2] Implemented alternate solution suggested by Jani Nikula.
Cc: stable@vger.kernel.org
Signed-off-by: Jim Bride <jim.bride@linux.intel.com>
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
Diffstat (limited to 'tools/perf/scripts/python/net_dropmonitor.py')
0 files changed, 0 insertions, 0 deletions