diff options
author | Geert Uytterhoeven <[email protected]> | 2022-10-07 17:20:03 +0200 |
---|---|---|
committer | Geert Uytterhoeven <[email protected]> | 2022-10-17 12:16:52 +0200 |
commit | a4290d407aa9fd174d8053878783d466d3124e38 (patch) | |
tree | 466c6358f18a7cea634faab4312a0e4b2b032b6d /tools/perf/scripts/python/libxed.py | |
parent | ab6dc0a22b05199aa3efe2dd79d9b67a00bf01c3 (diff) |
arm64: dts: renesas: r8a779g0: Fix HSCIF0 "brg_int" clock
As serial communication requires a clock signal, the High Speed Serial
Communication Interfaces with FIFO (HSCIF) are clocked by a clock that
is not affected by Spread Spectrum or Fractional Multiplication.
Hence change the clock input for the HSCIF0 Baud Rate Generator internal
clock from the S0D3_PER clock to the SASYNCPERD1 clock (which has the
same clock rate), cfr. R-Car V4H Hardware User's Manual rev. 0.54.
Fixes: 987da486d84a5643 ("arm64: dts: renesas: Add Renesas R8A779G0 SoC support")
Signed-off-by: Geert Uytterhoeven <[email protected]>
Reviewed-by: Wolfram Sang <[email protected]>
Link: https://lore.kernel.org/r/a5bd4148f92806f7c8e577d383370f810315f586.1665155947.git.geert+renesas@glider.be
Diffstat (limited to 'tools/perf/scripts/python/libxed.py')
0 files changed, 0 insertions, 0 deletions