diff options
author | Icenowy Zheng <icenowy@aosc.io> | 2018-08-09 01:19:52 +0800 |
---|---|---|
committer | Chen-Yu Tsai <wens@csie.org> | 2018-08-27 10:35:03 +0800 |
commit | 2852bfbf4f168fec27049ad9ed20941fc9e84b95 (patch) | |
tree | a8217b9fbafbb8abb7aa9d03a7027ed29191c192 /tools/perf/scripts/python/intel-pt-events.py | |
parent | 5b394b2ddf0347bef56e50c69a58773c94343ff3 (diff) |
clk: sunxi-ng: h6: fix bus clocks' divider position
The bus clocks (AHB/APB) on Allwinner H6 have their second divider start
at bit 8, according to the user manual and the BSP code. However,
currently the divider offset is incorrectly set to 16, thus the divider
is not correctly read and the clock frequency is not correctly calculated.
Fix this bit offset on all affected bus clocks in ccu-sun50i-h6.
Cc: stable@vger.kernel.org # v4.17.y
Signed-off-by: Icenowy Zheng <icenowy@aosc.io>
Signed-off-by: Chen-Yu Tsai <wens@csie.org>
Diffstat (limited to 'tools/perf/scripts/python/intel-pt-events.py')
0 files changed, 0 insertions, 0 deletions