diff options
| author | Bhaskar Upadhaya <[email protected]> | 2018-11-14 05:30:52 +0000 | 
|---|---|---|
| committer | Shawn Guo <[email protected]> | 2018-12-08 10:28:38 +0800 | 
| commit | 8897f3255c9c411b86482e09ccbc3e75a8a201e7 (patch) | |
| tree | dc4f3c368411ceb234c2221813bac736702fceae /tools/perf/scripts/python/failed-syscalls-by-pid.py | |
| parent | 1fa35bc09d48de9dbbadf11e667adced9e461131 (diff) | |
arm64: dts: Add support for NXP LS1028A SoC
LS1028A contains two ARM v8 CortexA72 processor cores
with 32 KB L1-D cache and 48 KB L1-I cache
Features summary
 Two 32-bit / 64-bit ARM v8 Cortex-A72 CPUs
  - Arranged as single clusters of two cores sharing a 1 MB L2 cache
  - Speed Up to 1.3 GHz
  - Support for cluster power-gating.
 Cache coherent interconnect (CCI-400)
  - Hardware-managed data coherency
  - Up to 400 MHz
 32-bit DDR4 SDRAM memory controller with ECC
 Two PCIe 3.0 controllers
 One serial ATA (SATA 3.0) controller
 Two high-speed USB 3.0 controllers with integrated PHY
 Following levels of DTSI/DTS files have been created for the LS1028A
  SoC family:
         - fsl-ls1028a.dtsi:
                 DTS-Include file for NXP LS1028A SoC.
         - fsl-ls1028a-qds.dts:
                 DTS file for NXP LS1028A QDS board.
         - fsl-ls1028a-rdb.dts:
                 DTS file for NXP LS1028A RDB board
Signed-off-by: Sudhanshu Gupta <[email protected]>
Signed-off-by: Rai Harninder <[email protected]>
Signed-off-by: Bhaskar Upadhaya <[email protected]>
Acked-by: Li Yang <[email protected]>
Signed-off-by: Shawn Guo <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/failed-syscalls-by-pid.py')
0 files changed, 0 insertions, 0 deletions