diff options
author | Quentin Schulz <quentin.schulz@theobroma-systems.com> | 2022-11-17 13:04:31 +0100 |
---|---|---|
committer | Heiko Stuebner <heiko@sntech.de> | 2023-03-07 11:26:27 +0100 |
commit | 933bf364e152cd60902cf9585c2ba310d593e69f (patch) | |
tree | 67e26df49b8ebdd1e92df649f5a1a3c7ef3b70ca /tools/perf/scripts/python/exported-sql-viewer.py | |
parent | fe15c26ee26efa11741a7b632e9f23b01aca4cc6 (diff) |
clk: rockchip: rk3399: allow clk_cifout to force clk_cifout_src to reparent
clk_cifout is derived from clk_cifout_src through an integer divider
limited to 32. clk_cifout_src is a child of either cpll, gpll or npll
without any possibility of a divider of any sort. The default clock
parent is cpll.
Let's allow clk_cifout to ask its parent clk_cifout_src to reparent in
order to find the real closest possible rate for clk_cifout and not one
derived from cpll only.
Cc: stable@vger.kernel.org # 4.10+
Fixes: fd8bc829336a ("clk: rockchip: fix the rk3399 cifout clock")
Signed-off-by: Quentin Schulz <quentin.schulz@theobroma-systems.com>
Link: https://lore.kernel.org/r/20221117-rk3399-cifout-set-rate-parent-v1-0-432548d04081@theobroma-systems.com
Signed-off-by: Heiko Stuebner <heiko@sntech.de>
Diffstat (limited to 'tools/perf/scripts/python/exported-sql-viewer.py')
0 files changed, 0 insertions, 0 deletions