diff options
author | Xingyu Wu <xingyu.wu@starfivetech.com> | 2024-08-26 16:04:30 +0800 |
---|---|---|
committer | Conor Dooley <conor.dooley@microchip.com> | 2024-09-08 23:20:19 +0100 |
commit | 61f2e8a3a94175dbbaad6a54f381b2a505324610 (patch) | |
tree | fffedbd3b1954688b7e5bb3f49b4d86cedb0c572 /tools/perf/scripts/python/exported-sql-viewer.py | |
parent | 591940e22e287fb64ac07be275e343d860cb72d6 (diff) |
riscv: dts: starfive: jh7110-common: Fix lower rate of CPUfreq by setting PLL0 rate to 1.5GHz
CPUfreq supports 4 cpu frequency loads on 375/500/750/1500MHz.
But now PLL0 rate is 1GHz and the cpu frequency loads become
250/333/500/1000MHz in fact.
The PLL0 rate should be default set to 1.5GHz and set the
cpu_core rate to 500MHz in safe.
Fixes: e2c510d6d630 ("riscv: dts: starfive: Add cpu scaling for JH7110 SoC")
Signed-off-by: Xingyu Wu <xingyu.wu@starfivetech.com>
Reviewed-by: Hal Feng <hal.feng@starfivetech.com>
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Diffstat (limited to 'tools/perf/scripts/python/exported-sql-viewer.py')
0 files changed, 0 insertions, 0 deletions