diff options
author | Marc Kleine-Budde <mkl@pengutronix.de> | 2023-12-12 13:57:55 +0100 |
---|---|---|
committer | Marc Kleine-Budde <mkl@pengutronix.de> | 2024-09-04 14:41:52 +0200 |
commit | 25e024c3491cba0e22135720c7adaf52c0f1f019 (patch) | |
tree | 5870b5d387472b7beca1eb3834dfa22a2323751a /tools/perf/scripts/python/exported-sql-viewer.py | |
parent | 6571354269f87ddbe0d0b8c890119326145b08d0 (diff) |
can: rockchip_canfd: rkcanfd_register_done(): add warning for erratum 5
Tests on the rk3568v2 and rk3568v3 show that a reduced "baudclk" (e.g.
80MHz, compared to the standard 300MHz) significantly increases the
possibility of incorrect FIFO counters, i.e. erratum 5.
Print an info message if the clock is below the known good value of
300MHz.
Tested-by: Alibek Omarov <a1ba.omarov@gmail.com>
Acked-by: Heiko Stuebner <heiko@sntech.de>
Link: https://patch.msgid.link/20240904-rockchip-canfd-v5-10-8ae22bcb27cc@pengutronix.de
Signed-off-by: Marc Kleine-Budde <mkl@pengutronix.de>
Diffstat (limited to 'tools/perf/scripts/python/exported-sql-viewer.py')
0 files changed, 0 insertions, 0 deletions