diff options
author | Lubomir Rintel <[email protected]> | 2020-09-26 01:39:14 +0200 |
---|---|---|
committer | Stephen Boyd <[email protected]> | 2020-10-13 19:53:36 -0700 |
commit | 07c565b42a04f38c49c3b09f89917cdf282c4743 (patch) | |
tree | 140c474d58b213c652cb9d3f0d564d2bbc1c1bd4 /tools/perf/scripts/python/exported-sql-viewer.py | |
parent | 9123e3a74ec7b934a4a099e98af6a61c2f80bbf5 (diff) |
clk: mmp2: Fix the display clock divider base
The LCD clock dividers are apparently based on one. No datasheet,
determined empirically, but seems to be confirmed by line 19 of lcd.fth in
OLPC laptop's Open Firmware [1]:
h# 00000700 value pmua-disp-clk-sel \ PLL1 / 7 -> 113.86 MHz
[1] https://raw.githubusercontent.com/quozl/openfirmware/65a08a73b2cac/cpu/arm/olpc/lcd.fth
Signed-off-by: Lubomir Rintel <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/exported-sql-viewer.py')
0 files changed, 0 insertions, 0 deletions