diff options
author | Serge Semin <[email protected]> | 2020-05-27 01:20:54 +0300 |
---|---|---|
committer | Stephen Boyd <[email protected]> | 2020-05-30 11:04:35 -0700 |
commit | 11ea09b9e2ed0d9680a890f8fffa204dcb1a2654 (patch) | |
tree | 1179b0af782b99a15fad5dd258e5c76f74e06f03 /tools/perf/scripts/python/export-to-postgresql.py | |
parent | aec6adc560a0fa090659f23f7501e77d18306b84 (diff) |
dt-bindings: clk: Add Baikal-T1 CCU Dividers binding
After being gained by the CCU PLLs the signals must be transformed to
be suitable for the clock-consumers. This is done by a set of dividers
embedded into the CCU. A first block of dividers is used to create
reference clocks for AXI-bus of high-speed peripheral IP-cores of the
chip. The second block dividers alter the PLLs output signals to be then
consumed by SoC peripheral devices. Both block DT nodes are ordinary
clock-providers with standard set of properties supported. But in addition
to that each clock provider can be used to reset the corresponding clock
domain. This makes the AXI-bus and System Devices CCU DT nodes to be also
reset-providers.
Signed-off-by: Serge Semin <[email protected]>
Cc: Alexey Malahov <[email protected]>
Cc: Arnd Bergmann <[email protected]>
Cc: [email protected]
Link: https://lore.kernel.org/r/[email protected]
Reviewed-by: Rob Herring <[email protected]>
Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/export-to-postgresql.py')
0 files changed, 0 insertions, 0 deletions