aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/event_analyzing_sample.py
diff options
context:
space:
mode:
authorAlexandre Courbot <[email protected]>2016-01-15 11:53:24 +0900
committerBen Skeggs <[email protected]>2016-03-14 10:11:06 +1000
commitf0db6e3be9eb47f1bca0bdff4ba39db03975d988 (patch)
treeaf3fb6ce32ed79649ee2f8ce76cd3f82ddb02675 /tools/perf/scripts/python/event_analyzing_sample.py
parent67d1c0a25c05e2105d12abd9c0172d2d5c0e7654 (diff)
drm/nouveau/ltc/gm107: wait on relevant bit in gm107_ltc_cbc_wait
Patch "ltc/gm107: use nvkm_mask to set cbc_ctrl1" sets the 3rd bit of the CTRL1 register instead of writing it entirely in gm107_ltc_cbc_clear(). As a counterpart, gm107_ltc_cbc_wait() must also be modified to wait on that single bit only, otherwise a timeout may occur if some other bit of that register is set. This happened at least on GM206 when running glmark2-drm. While we are at it, use the more compact nvkm_wait_msec() to wait for the bit to clear. Signed-off-by: Alexandre Courbot <[email protected]> Signed-off-by: Ben Skeggs <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/event_analyzing_sample.py')
0 files changed, 0 insertions, 0 deletions