aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/event_analyzing_sample.py
diff options
context:
space:
mode:
authorDmitry Osipenko <digetx@gmail.com>2020-08-23 17:47:24 +0300
committerThierry Reding <treding@nvidia.com>2020-09-17 18:09:39 +0200
commit98e710a01738cc99fce0830e4949710bb10fd4ee (patch)
treeac1acb1f84b07dc9ab1ad9b14df9dee0e7d220f0 /tools/perf/scripts/python/event_analyzing_sample.py
parenta252efadf3e7ffa8f5793cb431f35bb95bdc4795 (diff)
ARM: tegra: acer-a500: Use PLLC for WiFi MMC clock parent
The default parent for all MMCs is PLLP, which is running at 216 MHz on Tegra20 and 50 MHz clock can't be derived from PLLP. The maximum SDIO clock rate is 50 MHz, but this rate isn't achievable using PLLP. Let's switch the WiFi MMC clock parent to PLLC in order to get true 50 MHz. This patch doesn't fix any problems, it's just a minor improvement. Signed-off-by: Dmitry Osipenko <digetx@gmail.com> Signed-off-by: Thierry Reding <treding@nvidia.com>
Diffstat (limited to 'tools/perf/scripts/python/event_analyzing_sample.py')
0 files changed, 0 insertions, 0 deletions