diff options
author | Raanan Avargil <[email protected]> | 2015-12-22 15:35:02 +0200 |
---|---|---|
committer | Jeff Kirsher <[email protected]> | 2016-02-24 14:44:01 -0800 |
commit | 74f31299a41e729226d60426087592b6790f22b7 (patch) | |
tree | ecc3fea1a86ee7434af79efb8c1400ec5083143b /tools/perf/scripts/python/event_analyzing_sample.py | |
parent | 6721e9d568741ced04b1fe6eed42f2ddf585eac4 (diff) |
e1000e: Increase PHY PLL clock gate timing
Several packet loss issues were reported for which the root cause for
them was an incorrect configuration of internal HW PHY clock gating
mechanism by SW.
This patch provides the correct mechanism.
Signed-off-by: Raanan Avargil <[email protected]>
Tested-by: Aaron Brown <[email protected]>
Signed-off-by: Jeff Kirsher <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/event_analyzing_sample.py')
0 files changed, 0 insertions, 0 deletions