aboutsummaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/compaction-times.py
diff options
context:
space:
mode:
authorBen Dooks <[email protected]>2014-03-31 15:50:34 +0100
committerMike Turquette <[email protected]>2014-03-31 17:06:28 -0700
commit365b01869bca1c9d5ecb05be7857739fa18a9b8c (patch)
treefb4ef381f4dd034cc9d831ed30b03269189c6a58 /tools/perf/scripts/python/compaction-times.py
parente5ca8fb4cca90706e115f65097a775795415eca5 (diff)
clk: shmobile: rcar-gen2: fix lb/sd0/sd1/sdh clock parent to pll1
The clock generator for rcar-gen2 has the lb, sdh, sd0 and sd1 clocks parented to pll1_div2 where the hardware diagram shows these to be directly fed from pll1. This fixes the initial rate for sdh0 clock to be 97.5MHz instead of the reported 48MHz where the manual says the default register values are for 97.5MHz. Signed-off-by: Ben Dooks <[email protected]> Acked-by: Laurent Pinchart <[email protected]> Signed-off-by: Mike Turquette <[email protected]>
Diffstat (limited to 'tools/perf/scripts/python/compaction-times.py')
0 files changed, 0 insertions, 0 deletions