aboutsummaryrefslogtreecommitdiff
path: root/scripts/gdb
diff options
context:
space:
mode:
authorPhilipp Zabel <[email protected]>2014-12-11 18:32:46 +0100
committerThierry Reding <[email protected]>2015-04-02 19:04:14 +0200
commitab07725abc9aa1e3dbc41ee429ad19336b31f207 (patch)
tree1508b7ddef7520095f703b425e41c6693041808d /scripts/gdb
parenta5d3e625148073587955bb0c49dbbba231b3234a (diff)
drm/panel: Add display timing for HannStar HSD070PWW1
The HannStar HSD070PWW1 LVDS panel data sheet lists allowed ranges additionally to the typical values for pixel clock rate (64.3-82 MHz) and blanking intervals (54-681 clock cycles horizontally, 3-23 lines vertically). This patch replaces this panel's display mode with the display timing information to describe acceptable timings. Since the HSYNC and VSYNC are unused, the distribution between front porches, back porches, and sync pulse lengths was chosen at will. Signed-off-by: Philipp Zabel <[email protected]> Signed-off-by: Thierry Reding <[email protected]>
Diffstat (limited to 'scripts/gdb')
0 files changed, 0 insertions, 0 deletions