diff options
author | Neil Armstrong <[email protected]> | 2020-11-16 11:16:45 +0100 |
---|---|---|
committer | Vinod Koul <[email protected]> | 2020-11-20 15:23:33 +0530 |
commit | 450889074f4fafaff0ea82c2c4c7e0a93b3cd5c7 (patch) | |
tree | 484f20ca3714e520e393306481869c86585726fa /scripts/gdb/linux/utils.py | |
parent | e1404d203139d871946df9091a6e042b1154bd63 (diff) |
dt-bindings: phy: amlogic,meson-axg-mipi-pcie-analog: remove reg attribute
The PHY registers happens to be at the beginning of a large zone containing
interleaved system registers (mainly clocks, power management, PHY control..),
found in all Amlogic SoC so far.
The goal is to model it the same way as the other "features" of this zone,
like Documentation/devicetree/bindings/clock/amlogic,gxbb-clkc.txt
and Documentation/devicetree/bindings/power/amlogic,meson-ee-pwrc.yaml
and have a coherent bindings scheme over the Amlogic SoCs.
This update the description, removed the reg attribute then updates the example
accordingly.
Signed-off-by: Neil Armstrong <[email protected]>
Acked-by: Rob Herring <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Vinod Koul <[email protected]>
Diffstat (limited to 'scripts/gdb/linux/utils.py')
0 files changed, 0 insertions, 0 deletions