aboutsummaryrefslogtreecommitdiff
path: root/scripts/gdb/linux/timerlist.py
diff options
context:
space:
mode:
authorLiam Beguin <[email protected]>2021-04-22 20:40:56 -0400
committerStephen Boyd <[email protected]>2021-06-27 18:02:50 -0700
commit6181baa177d417211ea28de793524ec3d13b256d (patch)
treef706dc3bce9565f520da7996c2b1b7da70b296a8 /scripts/gdb/linux/timerlist.py
parent3bc61cfd6f4a57de32132075b15b0ac8987ced1d (diff)
clk: lmk04832: add support for digital delay
The digital delay allows outputs to be delayed from 8 to 1023 VCO cycles. The delay step can be as small as half the period of the clock distribution path. For example, a 3.2-GHz VCO frequency results in 156.25-ps steps. The digital delay value takes effect on the clock output phase after a SYNC event. This is required to support JESD204B subclass 1. Signed-off-by: Liam Beguin <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'scripts/gdb/linux/timerlist.py')
0 files changed, 0 insertions, 0 deletions