diff options
author | Dmitry Rokosov <ddrokosov@salutedevices.com> | 2024-05-15 21:47:25 +0300 |
---|---|---|
committer | Jerome Brunet <jbrunet@baylibre.com> | 2024-06-10 12:16:45 +0200 |
commit | 96f3b978736356ba0e5a7d923681765c7ea9b12b (patch) | |
tree | 64ddc01ff59601f3bd3329a97c4702db7cc609a3 /scripts/gdb/linux/slab.py | |
parent | fc1c7f941c71460a730a449f76764d883e270cba (diff) |
dt-bindings: clock: meson: a1: pll: introduce new syspll bindings
The 'syspll' PLL is a general-purpose PLL designed specifically for the
CPU clock. It is capable of producing output frequencies within the
range of 768MHz to 1536MHz.
The 'syspll_in' source clock is an optional parent connection from the
peripherals clock controller.
Signed-off-by: Dmitry Rokosov <ddrokosov@salutedevices.com>
Acked-by: Rob Herring (Arm) <robh@kernel.org>
Link: https://lore.kernel.org/r/20240515185103.20256-3-ddrokosov@salutedevices.com
Signed-off-by: Jerome Brunet <jbrunet@baylibre.com>
Diffstat (limited to 'scripts/gdb/linux/slab.py')
0 files changed, 0 insertions, 0 deletions