aboutsummaryrefslogtreecommitdiff
path: root/scripts/gdb/linux/rbtree.py
diff options
context:
space:
mode:
authorStefan Agner <[email protected]>2020-12-07 18:58:01 +0100
committerKevin Hilman <[email protected]>2020-12-07 11:12:49 -0800
commit656ab1bdcd2b755dc161a9774201100d5bf74b8d (patch)
tree0a0d5e3f56d66136b9eb21cf4e6116e300ccf176 /scripts/gdb/linux/rbtree.py
parentc183c406c4321002fe85b345b51bc1a3a04b6d33 (diff)
ARM: dts: meson: fix PHY deassert timing requirements
According to the datasheet (Rev. 1.9) the RTL8211F requires at least 72ms "for internal circuits settling time" before accessing the PHY registers. On similar boards with the same PHY this fixes an issue where Ethernet link would not come up when using ip link set down/up. Fixes: a2c6e82e5341 ("ARM: dts: meson: switch to the generic Ethernet PHY reset bindings") Reviewed-by: Martin Blumenstingl <[email protected]> Tested-by: Martin Blumenstingl <[email protected]> # on Odroid-C1+ Signed-off-by: Stefan Agner <[email protected]> Signed-off-by: Kevin Hilman <[email protected]> Link: https://lore.kernel.org/r/ff78772b306411e145769c46d4090554344db41e.1607363522.git.stefan@agner.ch
Diffstat (limited to 'scripts/gdb/linux/rbtree.py')
0 files changed, 0 insertions, 0 deletions