aboutsummaryrefslogtreecommitdiff
path: root/scripts/gdb/linux/modules.py
diff options
context:
space:
mode:
authorFlorian Fainelli <[email protected]>2017-04-20 12:05:45 -0700
committerCatalin Marinas <[email protected]>2017-04-28 15:23:36 +0100
commitf5337346cd8fe1b105f319b4b7fb06fe25c54480 (patch)
tree44a7b3559a6c24f2f7e4dbe731251b0b652e3131 /scripts/gdb/linux/modules.py
parent24af6c4e4e0f6e9803bec8dca0f7748afbb2bbf0 (diff)
arm64: pmu: Wire-up Cortex A53 L2 cache events and DTLB refills
Add missing L2 cache events: read/write accesses and misses, as well as the DTLB refills. Acked-by: Will Deacon <[email protected]> Signed-off-by: Florian Fainelli <[email protected]> Signed-off-by: Catalin Marinas <[email protected]>
Diffstat (limited to 'scripts/gdb/linux/modules.py')
0 files changed, 0 insertions, 0 deletions