diff options
author | Michael J. Ruhl <[email protected]> | 2022-02-09 11:28:01 -0500 |
---|---|---|
committer | Bjorn Helgaas <[email protected]> | 2022-02-25 11:03:30 -0600 |
commit | feaea1fe8b36b2e5b12b2f9e6e050db28dfee789 (patch) | |
tree | 38a42e3bf52076a438216dfbe50287fccb10a092 /scripts/gcc-plugins/randomize_layout_plugin.c | |
parent | e783362eb54cd99b2cac8b3a9aeac942e6f6ac07 (diff) |
PCI/P2PDMA: Add Intel 3rd Gen Intel Xeon Scalable Processors to whitelist
In order to do P2P communication the bridge ID of the platform must be in
the P2P device table.
Update the P2P device table with a device ID for the 3rd Gen Intel Xeon
Scalable Processors.
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Michael J. Ruhl <[email protected]>
Signed-off-by: Bjorn Helgaas <[email protected]>
Reviewed-by: Dan Williams <[email protected]>
Diffstat (limited to 'scripts/gcc-plugins/randomize_layout_plugin.c')
0 files changed, 0 insertions, 0 deletions