aboutsummaryrefslogtreecommitdiff
path: root/net/switchdev/switchdev.c
diff options
context:
space:
mode:
authorJai Luthra <[email protected]>2024-02-20 11:48:02 +0530
committerVignesh Raghavendra <[email protected]>2024-02-21 22:24:17 +0530
commit90a67583171f213711de662fab9f8d24a2d291a9 (patch)
treeb244c9c9df8041229916a73ef11ce08d79df5487 /net/switchdev/switchdev.c
parent2e53b9c05a1589577565625fdb45cf918b54eb39 (diff)
arm64: dts: ti: k3-am62p: Fix memory ranges for DMSS
The INTR module for DMASS1 (CSI specific DMASS) is outside the currently available ranges, as it starts at 0x4e400000. So fix the ranges property to enable programming the interrupts correctly. Fixes: 29075cc09f43 ("arm64: dts: ti: Introduce AM62P5 family of SoCs") Reviewed-by: Vaishnav Achath <[email protected]> Signed-off-by: Jai Luthra <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Vignesh Raghavendra <[email protected]>
Diffstat (limited to 'net/switchdev/switchdev.c')
0 files changed, 0 insertions, 0 deletions