aboutsummaryrefslogtreecommitdiff
path: root/net/lapb/lapb_iface.c
diff options
context:
space:
mode:
authorPaul Walmsley <[email protected]>2013-06-07 06:19:01 -0600
committerMike Turquette <[email protected]>2013-06-18 11:28:48 -0700
commit9e60121fd18c22851c19ec04e8e58172cb5a7d2c (patch)
treef18ed1d621ad45f907afc950f3521ccb4685bc30 /net/lapb/lapb_iface.c
parent25c9ded6ed31184379c9b153ff37621fc323b084 (diff)
clk: tegra: T114: add DFLL source clocks
Add the input clocks needed by the DFLL IP blocks. Initialize them to 51MHz (as required by the DFLL GFD) and to use the PLL_P clock source. This patch is a collaboration with Peter De Schrijver <[email protected]>. Thanks to Laxman Dewangan <[email protected]> for identifying the requirement to keep the DFLL clocks enabled to resolve PWR_I2C timeout issues. Signed-off-by: Paul Walmsley <[email protected]> Cc: Peter De Schrijver <[email protected]> Reviewed-by: Andrew Chew <[email protected]> Cc: Matthew Longnecker <[email protected]> Cc: Laxman Dewangan <[email protected]> Signed-off-by: Mike Turquette <[email protected]>
Diffstat (limited to 'net/lapb/lapb_iface.c')
0 files changed, 0 insertions, 0 deletions