diff options
author | Peng Fan <[email protected]> | 2023-06-25 20:33:40 +0800 |
---|---|---|
committer | Abel Vesa <[email protected]> | 2023-08-14 12:29:52 +0300 |
commit | 7653a59be8af043adc4c09473975a860e6055ff9 (patch) | |
tree | acd12f7024ed6ae5d7bef1caea9c8b7dab7c9a96 /lib/test_fortify/write_overflow-strncpy-src.c | |
parent | 3f0cdb945471f1abd1cf4d172190e9c489c5052a (diff) |
clk: imx: imx8ulp: update SPLL2 type
The SPLL2 on iMX8ULP is different with other frac PLLs, it can
support VCO from 650Mhz to 1Ghz. Following the changes to pllv4,
use the new type IMX_PLLV4_IMX8ULP_1GHZ.
Fixes: c43a801a5789 ("clk: imx: Add clock driver for imx8ulp")
Signed-off-by: Peng Fan <[email protected]>
Reviewed-by: Abel Vesa <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Abel Vesa <[email protected]>
Diffstat (limited to 'lib/test_fortify/write_overflow-strncpy-src.c')
0 files changed, 0 insertions, 0 deletions