diff options
author | Xingyu Wu <[email protected]> | 2023-07-13 19:38:54 +0800 |
---|---|---|
committer | Conor Dooley <[email protected]> | 2023-07-19 18:08:00 +0100 |
commit | 14b14a57e642e0dab9be4e9d0866fb2c4332f7c5 (patch) | |
tree | 60bedcdf898484ab156b1e3fd054a6597dceebc8 /lib/test_fortify/write_overflow-strncpy-src.c | |
parent | 2110add84bc6e21a1bf55f2c9d1fc14d408ce2e0 (diff) |
dt-bindings: clock: Add StarFive JH7110 System-Top-Group clock and reset generator
Add bindings for the System-Top-Group clock and reset generator (STGCRG)
on the JH7110 RISC-V SoC by StarFive Ltd.
Acked-by: Palmer Dabbelt <[email protected]>
Reviewed-by: Emil Renner Berthing <[email protected]>
Reviewed-by: Krzysztof Kozlowski <[email protected]>
Signed-off-by: Xingyu Wu <[email protected]>
Signed-off-by: Conor Dooley <[email protected]>
Diffstat (limited to 'lib/test_fortify/write_overflow-strncpy-src.c')
0 files changed, 0 insertions, 0 deletions