aboutsummaryrefslogtreecommitdiff
path: root/lib/mpi/mpi-mul.c
diff options
context:
space:
mode:
authorJernej Skrabec <[email protected]>2018-08-09 18:52:15 +0200
committerMaxime Ripard <[email protected]>2018-08-27 09:18:09 +0200
commitb16fb66915fcfc6b1a7eb48225b6b30b69bb721b (patch)
treeecfd56a4d164a451cfa5986d6bb2ccfaa7d5cb5b /lib/mpi/mpi-mul.c
parent02d7901695afd1dcbec7182d878927893c07174e (diff)
clk: sunxi-ng: r40: Add max. rate constraint to video PLLs
Video PLLs on R40 can be set to higher rate that it is actually supported by HW. Limit maximum rate to 1008 MHz. This is the maximum allowed rate by BSP clock driver. Interestengly, user manual specifies maximum frequency to be 600 MHz. Historically, this data was wrong in some user manuals for other SoCs, so more faith is put in BSP clock driver. Signed-off-by: Jernej Skrabec <[email protected]> Signed-off-by: Maxime Ripard <[email protected]>
Diffstat (limited to 'lib/mpi/mpi-mul.c')
0 files changed, 0 insertions, 0 deletions