diff options
author | Minghuan Lian <[email protected]> | 2017-07-05 14:59:01 +0800 |
---|---|---|
committer | Marc Zyngier <[email protected]> | 2017-08-31 16:19:34 +0100 |
commit | 4dd5da65a39d9a0405304fdef0804afffece044b (patch) | |
tree | 6ae8318a51d2af9a04b9400b80e2b31e687ba314 /lib/memory-notifier-error-inject.c | |
parent | cb3421684ee778d60da26232bfea626dca2eb8db (diff) |
irqchip/ls-scfg-msi: Add LS1046a MSI support
LS1046a includes 4 MSIRs, each MSIR is assigned a dedicate GIC
SPI interrupt and provides 32 MSI interrupts. Compared to previous
MSI, LS1046a's IBS(interrupt bit select) shift is changed to 2 and
total MSI interrupt number is changed to 128.
The patch adds structure 'ls_scfg_msir' to describe MSIR setting and
'ibs_shift' to store the different value between the SoCs.
Signed-off-by: Minghuan Lian <[email protected]>
Signed-off-by: Hou Zhiqiang <[email protected]>
Signed-off-by: Marc Zyngier <[email protected]>
Diffstat (limited to 'lib/memory-notifier-error-inject.c')
0 files changed, 0 insertions, 0 deletions