diff options
author | Krzysztof Kozlowski <[email protected]> | 2023-10-13 16:59:35 +0200 |
---|---|---|
committer | Linus Walleij <[email protected]> | 2023-11-14 08:44:40 +0100 |
commit | 6ea5c72b04cc6f45d57a2610113ad99a6755c8aa (patch) | |
tree | 58d5a5e0917cf03af9b728e593116c3d557c5b87 /kernel/gcov/fs.c | |
parent | 28bb7c555c7ebcc810ef49e3361d60c5acbd7b36 (diff) |
pinctrl: qcom: lpass-lpi: allow slew rate bit in main pin config register
Existing Qualcomm SoCs have the LPASS pin controller slew rate control
in separate register, however this will change with upcoming Qualcomm
SoCs. The slew rate will be part of the main register for pin
configuration, thus second device IO address space is not needed.
Prepare for supporting new SoCs by adding flag customizing the driver
behavior for slew rate.
Signed-off-by: Krzysztof Kozlowski <[email protected]>
Reviewed-by: Konrad Dybcio <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Signed-off-by: Linus Walleij <[email protected]>
Diffstat (limited to 'kernel/gcov/fs.c')
0 files changed, 0 insertions, 0 deletions