aboutsummaryrefslogtreecommitdiff
path: root/drivers/usb/cdns3/cdns3-debug.h
diff options
context:
space:
mode:
authorYong Zhi <[email protected]>2020-07-17 16:13:36 -0500
committerMark Brown <[email protected]>2020-07-20 16:08:23 +0100
commit0d95d06a7aae38f3bd61582e00f0cc06b35ca0ab (patch)
tree3ea037ef65f0f7d9a5b1c497fb7c4d2fde5a44f2 /drivers/usb/cdns3/cdns3-debug.h
parent6b540ac763e9d11506ec1eb6b0fadc70292bb4a6 (diff)
ASoC: intel: board: sof_rt5682: Update rt1015 pll input clk freq
In commit d696a61413b4 ("ASoC: rt1015: Add condition to prevent SoC providing bclk in ratio of 50 times of sample rate."), PLL input at 50fs is no longer supported, the new recommended settings at 48Khz rate are: PLL input SSP bclk ------------------------ 64fs 3.073Mhz 100fs 4.8Mhz (bclk update is reflected in topoplogy.) Signed-off-by: Yong Zhi <[email protected]> Signed-off-by: Pierre-Louis Bossart <[email protected]> Reviewed-by: Kai Vehmanen <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Mark Brown <[email protected]>
Diffstat (limited to 'drivers/usb/cdns3/cdns3-debug.h')
0 files changed, 0 insertions, 0 deletions