diff options
| author | Martin Blumenstingl <[email protected]> | 2021-07-14 01:25:05 +0200 |
|---|---|---|
| committer | Jerome Brunet <[email protected]> | 2021-09-23 11:46:37 +0200 |
| commit | 1792bdac34a7bc79c2086508b3a1644db2088fbc (patch) | |
| tree | 9258e24bac3081ee16d15868ccf8d9368d74f31d /drivers/platform/surface/aggregator | |
| parent | 2e1205422cb9a8e7aed62ff8c2e715db44644590 (diff) | |
clk: meson: meson8b: Use CLK_SET_RATE_NO_REPARENT for vclk{,2}_in_sel
Use CLK_SET_RATE_NO_REPARENT for the vclk{,2}_in_sel clocks. The only
parent which is actually used is vid_pll_final_div. This should be set
using assigned-clock-parents in the .dts rather than removing some
"unwanted" clock parents from the clock driver.
Suggested-by: Jerome Brunet <[email protected]>
Signed-off-by: Martin Blumenstingl <[email protected]>
Signed-off-by: Jerome Brunet <[email protected]>
Link: https://lore.kernel.org/r/[email protected]
Diffstat (limited to 'drivers/platform/surface/aggregator')
0 files changed, 0 insertions, 0 deletions