aboutsummaryrefslogtreecommitdiff
path: root/drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c
diff options
context:
space:
mode:
authorDan Williams <[email protected]>2021-05-13 22:22:05 -0700
committerDan Williams <[email protected]>2021-05-14 16:13:19 -0700
commit399d34ebc2483c6091a587e5905c6ed34116fb05 (patch)
tree87bbd3d1a38c1d6bc3974c31f9609defea07e386 /drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c
parent5f653f7590ab7db7379f668b2975744585206b0d (diff)
cxl/core: Refactor CXL register lookup for bridge reuse
While CXL Memory Device endpoints locate the CXL MMIO registers in a PCI BAR, CXL root bridges have their MMIO base address described by platform firmware. Refactor the existing register lookup into a generic facility for endpoints and bridges to share. Reviewed-by: Ben Widawsky <[email protected]> Reviewed-by: Jonathan Cameron <[email protected]> Link: https://lore.kernel.org/r/162096972534.1865304.3218686216153688039.stgit@dwillia2-desk3.amr.corp.intel.com Signed-off-by: Dan Williams <[email protected]>
Diffstat (limited to 'drivers/gpu/drm/amd/amdgpu/amdgpu_gem.c')
0 files changed, 0 insertions, 0 deletions