aboutsummaryrefslogtreecommitdiff
path: root/drivers/fpga/tests
diff options
context:
space:
mode:
authorConor Dooley <[email protected]>2022-08-25 19:04:17 +0100
committerConor Dooley <[email protected]>2022-08-31 16:57:44 +0100
commit17e4732d1d8a859fbb56e5f050e05d3142b88f96 (patch)
tree7dff96187296e22b66c6d38453b38fe0290057b1 /drivers/fpga/tests
parent1709c70c31e05e6e87b2ffa0a2b4cc0da4b2c513 (diff)
dt-bindings: riscv: sifive-l2: add a PolarFire SoC compatible
The l2 cache on PolarFire SoC is cross between that of the fu540 and the fu740. It has the extra interrupt from the fu740 but the lower number of cache-sets. Add a specific compatible to avoid the likes of: mpfs-polarberry.dtb: cache-controller@2010000: interrupts: [[1], [3], [4], [2]] is too long Fixes: 34fc9cc3aebe ("riscv: dts: microchip: correct L2 cache interrupts") Reviewed-by: Rob Herring <[email protected]> Signed-off-by: Conor Dooley <[email protected]>
Diffstat (limited to 'drivers/fpga/tests')
0 files changed, 0 insertions, 0 deletions