diff options
author | Geert Uytterhoeven <[email protected]> | 2024-07-22 13:50:34 +0200 |
---|---|---|
committer | Geert Uytterhoeven <[email protected]> | 2024-07-30 10:44:19 +0200 |
commit | f7444f0fde1f51229c5a4c796730b5caaae0bb6d (patch) | |
tree | b4ff08792e7298666a185c33cef6c50044406710 /drivers/fpga/fpga-bridge.c | |
parent | ccdf745bd10f0682bfd87ba5612fabdf57ff1d5b (diff) |
clk: renesas: rcar-gen4: Remove unused fixed PLL clock types
All users of the fixed default PLL2/3/4/6 clock types have been
converted to fixed or variable fractional PLL clock types.
Signed-off-by: Geert Uytterhoeven <[email protected]>
Reviewed-by: Yoshihiro Shimoda <[email protected]>
Link: https://lore.kernel.org/c0229eb3518444f61173c6fb83bdcedb058dd079.1721648548.git.geert+renesas@glider.be
Diffstat (limited to 'drivers/fpga/fpga-bridge.c')
0 files changed, 0 insertions, 0 deletions