aboutsummaryrefslogtreecommitdiff
path: root/drivers/fpga/fpga-bridge.c
diff options
context:
space:
mode:
authorNuno Sa <[email protected]>2024-10-29 14:59:42 +0100
committerStephen Boyd <[email protected]>2024-11-14 14:43:40 -0800
commitc64ef7e4851d1a9abbb7f7833e4936973ac5ba79 (patch)
tree7dd2b4c9cc8f2e4b90535b358bcdc5dc7db2a1a0 /drivers/fpga/fpga-bridge.c
parent47f3f5a82a31527e027929c5cec3dd1ef5ef30f5 (diff)
clk: clk-axi-clkgen: make sure to enable the AXI bus clock
In order to access the registers of the HW, we need to make sure that the AXI bus clock is enabled. Hence let's increase the number of clocks by one. In order to keep backward compatibility and make sure old DTs still work we check if clock-names is available or not. If it is, then we can disambiguate between really having the AXI clock or a parent clock and so we can enable the bus clock. If not, we fallback to what was done before and don't explicitly enable the AXI bus clock. Note that if clock-names is given, the axi clock must be the last one in the phandle array (also enforced in the DT bindings) so that we can reuse as much code as possible. Fixes: 0e646c52cf0e ("clk: Add axi-clkgen driver") Signed-off-by: Nuno Sa <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Stephen Boyd <[email protected]>
Diffstat (limited to 'drivers/fpga/fpga-bridge.c')
0 files changed, 0 insertions, 0 deletions