aboutsummaryrefslogtreecommitdiff
path: root/Documentation/driver-api/fpga/fpga-programming.rst
diff options
context:
space:
mode:
authorJon Lin <[email protected]>2022-02-16 09:40:26 +0800
committerMark Brown <[email protected]>2022-02-17 17:15:08 +0000
commit3a4bf922d42efa4e9a3dc803d1fd786d43e8a501 (patch)
tree41f2f81a72d4757cdd6e339a93a06a9f9d759c9b /Documentation/driver-api/fpga/fpga-programming.rst
parent869f2c94db92f0f1d6acd0dff1c1ebb8160f5e29 (diff)
spi: rockchip: Preset cs-high and clk polarity in setup progress
After power up, the cs and clock is in default status, and the cs-high and clock polarity dts property configuration will take no effect until the calling of rockchip_spi_config in the first transmission. So preset them to make sure a correct voltage before the first transmission coming. Signed-off-by: Jon Lin <[email protected]> Link: https://lore.kernel.org/r/[email protected] Signed-off-by: Mark Brown <[email protected]>
Diffstat (limited to 'Documentation/driver-api/fpga/fpga-programming.rst')
0 files changed, 0 insertions, 0 deletions