aboutsummaryrefslogtreecommitdiff
diff options
context:
space:
mode:
authorAndy Yan <[email protected]>2014-12-05 14:31:09 +0800
committerPhilipp Zabel <[email protected]>2015-01-07 18:31:58 +0100
commita4d3b8b050d5dbd61f7baeb249e702bc0a75f981 (patch)
treef15d5a7068310cde3ed58a3a1c2e343c80ca144e
parent632d035bace26f57cd22cfc5e2a384989f8a9f50 (diff)
drm: bridge/dw_hdmi: clear i2cmphy_stat0 reg in hdmi_phy_wait_i2c_done
HDMI_IH_I2CMPHY_STAT0 is a clear on write register, which indicates i2cm operation status(i2c transfer done or error), every hdmi phy register configuration must check this register to make sure the configuration has complete. But the indication bit should be cleared after check, otherwise the corresponding bit will hold on forever, this may give a wrong signal for next check. Signed-off-by: Andy Yan <[email protected]> Tested-by: Russell King <[email protected]> Acked-by: Russell King <[email protected]> Signed-off-by: Philipp Zabel <[email protected]>
-rw-r--r--drivers/gpu/drm/bridge/dw_hdmi.c6
1 files changed, 5 insertions, 1 deletions
diff --git a/drivers/gpu/drm/bridge/dw_hdmi.c b/drivers/gpu/drm/bridge/dw_hdmi.c
index 8ef21dad3639..d39dccd41e5a 100644
--- a/drivers/gpu/drm/bridge/dw_hdmi.c
+++ b/drivers/gpu/drm/bridge/dw_hdmi.c
@@ -666,11 +666,15 @@ static inline void hdmi_phy_test_dout(struct dw_hdmi *hdmi,
static bool hdmi_phy_wait_i2c_done(struct dw_hdmi *hdmi, int msec)
{
- while ((hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
+ u32 val;
+
+ while ((val = hdmi_readb(hdmi, HDMI_IH_I2CMPHY_STAT0) & 0x3) == 0) {
if (msec-- == 0)
return false;
udelay(1000);
}
+ hdmi_writeb(hdmi, val, HDMI_IH_I2CMPHY_STAT0);
+
return true;
}